Study on a new chaotic bitwise dynamical system and its FPGA implementation

Affiliation auteurs!!!! Error affiliation !!!!
TitreStudy on a new chaotic bitwise dynamical system and its FPGA implementation
Type de publicationJournal Article
Year of Publication2015
AuteursQian-Xue W, Si-Min Y, Guyeux C., Bahi J., Xiao-Le F
JournalCHINESE PHYSICS B
Volume24
Pagination060503
Date PublishedJUN
Type of ArticleArticle
ISSN1674-1056
Mots-cléschaos, chaotic bitwise dynamical systems, FPGA implementation
Résumé

In this paper, the structure of a new chaotic bitwise dynamical system (CBDS) is described. Compared to our previous research work, it uses various random bitwise operations instead of only one. The chaotic behavior of CBDS is mathematically proven according to the Devaney's definition, and its statistical properties are verified both for uniformity and by a comprehensive, reputed and stringent battery of tests called TestU01. Furthermore, a systematic methodology developing the parallel computations is proposed for FPGA platform-based realization of this CBDS. Experiments finally validate the proposed systematic methodology.

DOI10.1088/1674-1056/24/6/060503