High-level synthesis for FPGAs: code optimization strategies for real-time image processing

Affiliation auteurs!!!! Error affiliation !!!!
TitreHigh-level synthesis for FPGAs: code optimization strategies for real-time image processing
Type de publicationJournal Article
Year of Publication2018
AuteursLi C, Bi Y, Benezeth Y, Ginhac D, Yang F
JournalJOURNAL OF REAL-TIME IMAGE PROCESSING
Volume14
Pagination701-712
Date PublishedMAR
Type of ArticleArticle
ISSN1861-8200
Mots-clésCode optimization, FPGA, High-Level Synthesis, real-time image processing
Résumé

High-level synthesis (HLS) is a potential solution to increase the productivity of FPGA-based real-time image processing development. It allows designers to reap the benefits of hardware implementation directly from the algorithm behaviors specified using C-like languages with high abstraction level. In order to close the performance gap between the manual and HLS-based FPGA designs, various code optimization forms are made available in today's HLS tools. This paper proposes a HLS source code and directive manipulation strategy for real-time image processing by taking into account the applying order of different optimization forms. Experiment results demonstrate that our approach can improve more effectively the test implementations comparing to the other optimization strategies.

DOI10.1007/s11554-017-0722-3